# 8051 ASSEMBLY LANGUAGE PROGRAMMING

Embedded Systems: Using Assembly and C

Dr. Qamaruddin Memon



Dept. of Software Engineering Bahria University, Karachi Campus

# Embedded Systems: Using Assembly and C

Dr. Qamaruddin Memon

Registers

- Register are used to store information temporarily, while the information could be
  - a byte of data to be processed, or
  - an address pointing to the data to be fetched
- The vast majority of 8051 register are 8-bit registers
  - There is only one data type, 8 bits



Registers (cont')

- The 8 bits of a register are shown from MSB D7 to the LSB D0
  - With an 8-bit data type, any data larger than 8 bits must be broken into 8-bit chunks before it is processed



8 bit Registers



Registers (cont')

### The most widely used registers

- A (Accumulator)
  - For all arithmetic and logic instructions
- B, R0, R1, R2, R3, R4, R5, R6, R7
- DPTR (data pointer), and PC (program counter)

| Α  |
|----|
| В  |
| R0 |
| R1 |
| R2 |
| R3 |
| R4 |
| R5 |
| R6 |
| R7 |





MOV Instruction

### MOV destination, source ; copy source to dest.

The instruction tells the CPU to move (in reality, COPY) the source operand to the destination operand

### "#" signifies that it is a value

```
A,#55H
VOM
               ; load value 55H into req. A
VOM
    RO,A
               ; copy contents of A into RO
               ; (now A=R0=55H)
MOV R1,A
               ; copy contents of A into R1
               ; (now A=R0=R1=55H)
MOV
    R2,A
               ; copy contents of A into R2
               ; (now A=R0=R1=R2=55H)
MOV R3, #95H
              ; load value 95H into R3
               ; (now R3=95H)
     A,R3
               ; copy contents of R3 into A
VOM
               :now A=R3=95H
```



MOV
Instruction
(cont')

### Notes on programming

Value (proceeded with #) can be loaded directly to registers A, B, or R0 – R7

```
MOV A, #23H
MOV R5, #0F9H
```

Add a 0 to indicate that F is a hex number and not a letter

If it's not preceded with #, it means to load from a memory location

- If values 0 to F moved into an 8-bit register, the rest of the bits are assumed all zeros
  - "MOV A, #5", the result will be A=05; i.e., A=00000101 in binary
- Moving a value that is too large into a register will cause an error
  - MOV A, #7F2H; ILLEGAL: 7F2H>8 bits (FFH)



ADD Instruction

> There are always many ways to write the same program, depending on the registers used

ADD A, source ;ADD the source operand ;to the accumulator

- The Addinstruction tells the CPU to add the source byte to register A and put the result in register A
- Source operand can be either a register or immediate data, but the destination must always be register A
  - "ADD R4, A" and "ADD R2, #12H" are invalid since A must be the destination of any arithmetic operation

```
MOV A, #25H ;load 25H into A

MOV R2, #34H ;load 34H into R2

ADD A, R2 ;add R2 to Accumulator

;(A = A + R2)
```

```
MOV A, #25H ;load one operand;into A (A=25H)

ADD A, #34H ;add the second;operand 34H to A
```



### 8051 ASSEMBLY PROGRAMMING

Structure of Assembly Language

- In the early days of the computer, programmers coded in machine language, consisting of 0s and 1s
  - Tedious, slow and prone to error
- Assembly languages, which provided mnemonics for the machine code instructions, plus other features, were developed
  - An Assembly language program consist of a series of lines of Assembly language instructions
- Assembly language is referred to as a lowlevel language
  - It deals directly with the internal structure of the CPU



### 8051 ASSEMBLY PROGRAMMING

Structure of Assembly Language

### Assembly language instruction includes

- **a mnemonic** (abbreviation easy to remember)
  - the commands to the CPU, telling it what those to do with those items
- optionally followed by one or two operands
  - the data items being manipulated
- A given Assembly language program is a series of statements, or lines
  - Assembly language instructions
    - Tell the CPU what to do
  - Directives (or pseudo-instructions)
    - Give directions to the assembler



### 8051 ASSEMBLY PROGRAMMING

Structure of Assembly Language

Mnemonics produce opcodes

## An Assembly language instruction consists of four fields:

[label:] Mnemonic [operands] [;comment]

```
;start(origin) at location
   ORG
         00H
         R5, #25H
                         ; load 25H into R5
   MOV
         R7, #34H
                         ; load 34H in Directives do not
   VOM
         A, #0
                         ; load 0 intogenerate any machine
   VOM
                         ; add content code and are used only by the assembler
         A, R5
   ADD
                         ; add contents of R7 to A
   ADD
         A, R7
                         ; how A = A + R7
         A, #12H
                         add to A value 12H
   ADD
                         now A = A + 12H
HERE: SJMP HERE
                         ; stay in this loop
   END
                             Comments may be at the end of a
                             line or on a line by themselves
      The label field allows
                             The assembler ignores comments
      the program to refer to a
```

line of code by name



### ASSEMBLING AND RUNNING AN 8051 PROGRAM

- The step of Assembly language program are outlines as follows:
  - 1) First we use an editor to type a program, many excellent editors or word processors are available that can be used to create and/or edit the program
    - Notice that the editor must be able to produce an ASCII file
    - For many assemblers, the file names follow the usual DOS conventions, but the source file has the extension "asm" or "src", depending on which assembly you are using

### ASSEMBLING AND RUNNING AN 8051 PROGRAM (cont')

- 2) The "asm" source file containing the program code created in step 1 is fed to an 8051 assembler
  - The assembler converts the instructions into machine code
  - The assembler will produce an object file and a list file
  - The extension for the object file is "obj" while the extension for the list file is "lst"
- 3) Assembler require a third step called linking
  - The linker program takes one or more object code files and produce an absolute object file with the extension "abs"
  - This abs file is used by 8051 trainers that have a monitor program



### ASSEMBLING AND RUNNING AN 8051 PROGRAM (cont')

- 4) Next the "abs" file is fed into a program called "OH" (object to hex converter) which creates a file with extension "hex" that is ready to burn into ROM
  - This program comes with all 8051 assemblers
  - Recent Windows-based assemblers combine step 2 through 4 into one step

ASSEMBLING AND RUNNING AN 8051 PROGRAM

Steps to Create a Program





### ASSEMBLING AND RUNNING AN 8051 PROGRAM

Ist File

- The lst (list) file, which is optional, is very useful to the programmer
  - It lists all the opcodes and addresses as well as errors that the assembler detected
  - The programmer uses the lst file to find the syntax errors or debug

```
1 0000
               ORG OH
                            ;start (origin) at 0
2 0000 7D25 MOV R5,#25H
                            ;load 25H into R5
3 0002 7F34 MOV R7,#34H
                            ; load 34H into R7
4 0004 7400
               MOV A, #0
                            ;load 0 into A
              (ADD A, R5
5 0006
                             ; add contents of R5 to A
        2 D
                             now A = A + R5
              ADD A, R7
6 0007
        2.F
                             ; add contents of R7 to A
                             now A = A + R7
7 0008
              ADD A
        2412
                             ; add to A value 12H
                             now A = A + 12H
        80EF HERE: SJMP HERE; stay in this loop
8 000A
9 0000
                             ; end of asm source file
               END
```



Program Counter

- The program counter points to the address of the next instruction to be executed
  - As the CPU fetches the opcode from the program ROM, the program counter is increasing to point to the next instruction
- The program counter is 16 bits wide
  - This means that it can access program addresses 0000 to FFFFH, a total of 64K bytes of code

Power up

- All 8051 members start at memory address 0000 when they're powered up
  - Program Counter has the value of 0000
  - The first opcode is burned into ROM address 0000H, since this is where the 8051 looks for the first instruction when it is booted
  - We achieve this by the ORGstatement in the source program

## Placing Code in ROM

## Examine the list file and how the code is placed in ROM

| 0000 |                                        | ORG OH                                                           | ;start (origin) at 0                                                                                                                        |
|------|----------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 | 7D25                                   | MOV R5,#25H                                                      | ;load 25H into R5                                                                                                                           |
| 0002 | 7F34                                   | MOV R7,#34H                                                      | ;load 34H into R7                                                                                                                           |
| 0004 | 7400                                   | MOV A,#0                                                         | ;load 0 into A                                                                                                                              |
| 0006 | 2D                                     | ADD A,R5                                                         | ;add contents of R5 to A                                                                                                                    |
|      |                                        |                                                                  | ; now $A = A + R5$                                                                                                                          |
| 0007 | 2F                                     | ADD A,R7                                                         | ;add contents of R7 to A                                                                                                                    |
|      |                                        |                                                                  | ; now $A = A + R7$                                                                                                                          |
| 8000 | 2412                                   | ADD A,#12H                                                       | ;add to A value 12H                                                                                                                         |
|      |                                        |                                                                  | ; now A = A + 12H                                                                                                                           |
| A000 | 80EF                                   | HERE: SJMP HERE                                                  | ;stay in this loop                                                                                                                          |
| 000C |                                        | END                                                              | ;end of asm source file                                                                                                                     |
|      | 000<br>002<br>004<br>006<br>007<br>008 | 000 7D25<br>002 7F34<br>004 7400<br>006 2D<br>007 2F<br>008 2412 | 000 7D25 MOV R5,#25H 002 7F34 MOV R7,#34H 004 7400 MOV A,#0 006 2D ADD A,R5  007 2F ADD A,R7  008 2412 ADD A,#12H  00A 80EF HERE: SJMP HERE |

| <b>ROM Address</b> | <b>Machine Language</b> | <b>Assembly Language</b> |
|--------------------|-------------------------|--------------------------|
| 0000               | 7D25                    | MOV R5, #25H             |
| 0002               | 7F34                    | MOV R7, #34H             |
| 0004               | 7400                    | MOV A, #0                |
| 0006               | 2D                      | ADD A, R5                |
| 0007               | 2F                      | ADD A, R7                |
| 0008               | 2412                    | ADD A, #12H              |
| 000A               | 80EF                    | HERE: SJMP HERE          |



Placing Code in ROM (cont')

After the program is burned into ROM, the opcode and operand are placed in ROM memory location starting at 0000

ROM contents

| Address | Code |
|---------|------|
| 0000    | 7D   |
| 0001    | 25   |
| 0002    | 7F   |
| 0003    | 34   |
| 0004    | 74   |
| 0005    | 00   |
| 0006    | 2D   |
| 0007    | 2F   |
| 0008    | 24   |
| 0009    | 12   |
| 000A    | 80   |
| 000B    | FE   |
| VA      |      |



Executing Program

- A step-by-step description of the action of the 8051 upon applying power on it
  - 1. When 8051 is powered up, the PC has 0000 and starts to fetch the first opcode from location 0000 of program ROM
    - Upon executing the opcode 7D, the CPU fetches the value 25 and places it in R5
    - Now one instruction is finished, and then the PC is incremented to point to 0002, containing opcode 7F
  - 2. Upon executing the opcode 7F, the value 34H is moved into R7
    - The PC is incremented to 0004



Executing Program (cont')

(cont')

- 3. The instruction at location 0004 is executed and now PC = 0006
- 4. After the execution of the 1-byte instruction at location 0006, PC = 0007
- 5. Upon execution of this 1-byte instruction at 0007, PC is incremented to 0008
  - This process goes on until all the instructions are fetched and executed
  - The fact that program counter points at the next instruction to be executed explains some microprocessors call it the instruction pointer

ROM Memory Map in 8051 Family

## No member of 8051 family can access more than 64K bytes of opcode

The program counter is a 16-bit register





Data Type

- 8051 microcontroller has only one data type 8 bits
  - The size of each register is also 8 bits
  - It is the job of the programmer to break down data larger than 8 bits (00 to FFH, or 0 to 255 in decimal)
  - The data types can be positive or negative

Assembler Directives

The Assembler will convert the numbers into hex

Define ASCII strings larger

than two characters

The DBdirective is the most widely used data directive in the assembler

It is used to define the 8-bit data

When DBis used to define data, the numbers can be in decimal, binary, hex,

**ASCII** formats

ORG 500H

DATA1: DB 28

DATA2: DB 00110101B

DATA3: DB 39H

ORG 510H

DATA4: DB "2591"

ORG 518H

DATA6: DB "My name i

number is optional, but using
"B" (binary) and "H"
(hexadecimal) for the others is

;DECIMAL (1C in Hex);BINARY (35 in Hex);HEX

Place ASCII in quotation marks
The Assembler will assign ASCII
code for the numbers or characters

"My name is Joe"

; ASCII CHARACTERS



Assembler Directives (cont')

### ORG(origin)

- The ORGdirective is used to indicate the beginning of the address
- The number that comes after ORGcan be either in hex and decimal
  - If the number is not followed by H, it is decimal and the assembler will convert it to hex

### END

- This indicates to the assembler the end of the source (asm) file
- The ENDdirective is the last line of an 8051 program
  - Mean that in the code anything after the END directive is ignored by the assembler



Assembler directives (cont')

### EQU**(equate)**

- This is used to define a constant without occupying a memory location
- The EQUdirective does not set aside storage for a data item but associates a constant value with a data label
  - When the label appears in the program, its constant value will be substituted for the label

Assembler directives (cont')

- EQU**(equate)** (cont')
  - Assume that there is a constant used in many different places in the program, and the programmer wants to change its value throughout
    - By the use of EQU, one can change it once and the assembler will change all of its occurrences

```
COUNT EQU 25
....
MOV R3, #COUNT

The constant is used to load the R3 register
```



Program Status Word

- The program status word (PSW) register, also referred to as the flag register, is an 8 bit register
  - Only 6 bits are used
    - These four are CY (carry), AC (auxiliary carry), P (parity), and OV (overflow)
      - They are called conditional flags, meaning that they indicate some conditions that resulted after an instruction was executed
    - The PSW3 and PSW4 are designed as RS0 and RS1, and are used to change the bank
  - The two unused bits are user-definable

Program Status Word (cont')

The result of signed number operation is too large, causing the high-order bit to overflow into the sign bit

|                                                                                | C    | Ϋ́  | AÇ  | F0      | RS1       | RS0                   | OV        |          | Р       |       |
|--------------------------------------------------------------------------------|------|-----|-----|---------|-----------|-----------------------|-----------|----------|---------|-------|
| CY PSW.7 Carry flag.                                                           |      |     |     |         |           | A carry from D3 to D4 |           |          |         |       |
| A(                                                                             | C I  | PSW | 7.6 | Auxilia | ry carry  | flag.                 | Carry     | out fro  | m the d | 7 bit |
|                                                                                | ]    | PSW | 7.5 | Availab | le to the | e user f              | or gene   | ral purp | ose     |       |
| RS                                                                             | 51 ] | PSW | 7.4 | Registe | r Bank    | selecto               | r bit 1.  |          |         |       |
| RS0 PSW.3 Register Bank selector bit 0.                                        |      |     |     |         |           |                       |           |          |         |       |
| O'                                                                             | V J  | PSW | 7.2 | Overflo | w flag.   |                       | Reflect ( | ha num   | pher of | 1c    |
|                                                                                | /1   | PSW | 7.1 | User de | finable   | 1 .                   | n regist  |          |         | 18    |
| P PSW.0 Parity flag. Set/cleared by hardware each                              |      |     |     |         |           |                       |           |          |         |       |
| instruction cycle to indicate an odd/even number of 1 bits in the accumulator. |      |     |     |         |           |                       |           |          |         |       |

| RS1 | RS0 | Register Bank | Address   |
|-----|-----|---------------|-----------|
| 0   | 0   | 0             | 00H – 07H |
| 0   | 1   | 1             | 08H – 0FH |
| 1   | 0   | 2             | 10H – 17H |
| 1   | 1   | 3             | 18H – 1FH |



### ADD Instruction And PSW

### Instructions that affect flag bits

| Instruction | CY | OV | AC |
|-------------|----|----|----|
| ADD         | Χ  | Χ  | Χ  |
| ADDC        | Χ  | Χ  | Χ  |
| SUBB        | Χ  | Χ  | Χ  |
| MUL         | 0  | Χ  |    |
| DIV         | 0  | Χ  |    |
| DA          | X  |    |    |
| RPC         | Χ  |    |    |
| PLC         | Χ  |    |    |
| SETB C      | 1  |    |    |
| CLR C       | 0  |    |    |
| CPL C       | Χ  |    |    |
| ANL C, bit  | Χ  |    |    |
| ANL C, /bit | Χ  |    |    |
| ORL C, bit  | Χ  |    |    |
| ORL C, /bit | X  |    |    |
| MOV C, bit  | X  |    |    |
| CJNE        | X  |    |    |



ADD
Instruction And
PSW
(cont')

## The flag bits affected by the ADD instruction are CY, P, AC, and OV

### Example 2-2

Show the status of the CY, AC and P flag after the addition of 38H and 2FH in the following instructions.

#### **Solution:**

$$+2F$$
 00101111

CY = 0 since there is no carry beyond the D7 bit

AC = 1 since there is a carry from the D3 to the D4 bi

P = 1 since the accumulator has an odd number of 1s (it has five 1s)



ADD
Instruction And
PSW
(cont')

### Example 2-3

Show the status of the CY, AC and P flag after the addition of 9CH and 64H in the following instructions.

#### **Solution:**

CY = 1 since there is a carry beyond the D7 bit

AC = 1 since there is a carry from the D3 to the D4 bi

P = 0 since the accumulator has an even number of 1s (it has zero 1s)

ADD
Instruction And
PSW
(cont')

### Example 2-4

Show the status of the CY, AC and P flag after the addition of 88H and 93H in the following instructions.

#### **Solution:**

CY = 1 since there is a carry beyond the D7 bit

AC = 0 since there is no carry from the D3 to the D4 bi

P = 0 since the accumulator has an even number of 1s (it has four 1s)

### REGISTER BANKS AND STACK

RAM Memory
Space
Allocation

- There are 128 bytes of RAM in the 8051
  - Assigned addresses 00 to 7FH
  - The 128 bytes are divided into three different groups as follows:
    - 1) A total of 32 bytes from locations 00 to 1F hex are set aside for register banks and the stack
    - 2) A total of 16 bytes from locations 20H to 2FH are set aside for bit-addressable read/write memory
    - 3) A total of 80 bytes from locations 30H to 7FH are used for read and write storage, called scratch pad

8051 REGISTER BANKS AND STACK

RAM Memory
Space
Allocation
(cont')

### RAM Allocation in 8051





Register Banks

- These 32 bytes are divided into 4 banks of registers in which each bank has 8 registers, R0-R7
  - RAM location from 0 to 7 are set aside for bank 0 of R0-R7 where R0 is RAM location 0, R1 is RAM location 1, R2 is RAM location 2, and so on, until memory location 7 which belongs to R7 of bank 0
  - It is much easier to refer to these RAM locations with names such as R0, R1, and so on, than by their memory locations
- Register bank 0 is the default when 8051 is powered up



Register Banks (cont')

## Register banks and their RAM address

| Bank 0 |    |   | Bank 1    |    | Bank 2    |    | Bank 3     |  |
|--------|----|---|-----------|----|-----------|----|------------|--|
| 7      | R7 | F | <b>R7</b> | 17 | <b>R7</b> | 1F | <b>R</b> 7 |  |
| 6      | R6 | E | R6        | 16 | R6        | 1E | R6         |  |
| 5      | R5 | D | R5        | 15 | R5        | 1D | R5         |  |
| 4      | R4 | C | R4        | 14 | R4        | 1C | R4         |  |
| 3      | R3 | В | R3        | 13 | R3        | 1B | R3         |  |
| 2      | R2 | A | R2        | 12 | R2        | 1A | R2         |  |
| 1      | R1 | 9 | R1        | 11 | R1        | 19 | R1         |  |
| 0      | R0 | 8 | R0        | 10 | R0        | 18 | R0         |  |



Register Banks (cont')

- We can switch to other banks by use of the PSW register
  - Bits D4 and D3 of the PSW are used to select the desired register bank
  - Use the bit-addressable instructions SETB and CLR to access PSW.4 and PSW.3

| PSW bank so | election |                   |            |
|-------------|----------|-------------------|------------|
|             |          | <b>RS1(PSW.4)</b> | RS0(PSW.3) |
|             | Bank 0   | 0                 | 0          |
|             | Bank 1   | 0                 | 1          |
|             | Bank 2   | 1                 | 0          |
|             | Bank 3   | 1                 | 1          |



Register Banks (cont')

## Example 2-5

```
MOV R0, #99H ;load R0 with 99H MOV R1, #85H ;load R1 with 85H
```

### Example 2-6

```
MOV 00, #99H ; RAM location 00H has 99H MOV 01, #85H ; RAM location 01H has 85H
```

## Example 2-7

```
SETB PSW.4 ;select bank 2

MOV RO, #99H ;RAM location 10H has 99H

MOV R1, #85H ;RAM location 11H has 85H
```

Stack

- The stack is a section of RAM used by the CPU to store information temporarily
  - This information could be data or an address
- The register used to access the stack is called the SP (stack pointer) register
  - The stack pointer in the 8051 is only 8 bit wide, which means that it can take value of 00 to FFH
  - When the 8051 is powered up, the SP register contains value 07
    - RAM location 08 is the first location begin used for the stack by the 8051

Stack (cont')

- The storing of a CPU register in the stack is called a PUSH
  - SP is pointing to the last used location of the stack
  - As we push data onto the stack, the SP is incremented by one
    - This is different from many microprocessors
- Loading the contents of the stack back into a CPU register is called a POP
  - With every pop, the top byte of the stack is copied to the register specified by the instruction and the stack pointer is decremented once

# Pushing onto Stack

## Example 2-8

Show the stack and stack pointer from the following. Assume the default stack area.



# Popping From Stack

### Example 2-9

Examining the stack, show the contents of the register and SP after execution of the following instructions. All value are in hex.

#### **Solution:**



Because locations 20-2FH of RAM are reserved for bit-addressable memory, so we can change the SP to other RAM location by using the instruction "MOV SP, #XX"



CALL Instruction And Stack

- The CPU also uses the stack to save the address of the instruction just below the CALLinstruction
  - This is how the CPU knows where to resume when it returns from the called subroutine



Incrementing Stack Pointer

- The reason of incrementing SP after push is
  - Make sure that the stack is growing toward RAM location 7FH, from lower to upper addresses
  - Ensure that the stack will not reach the bottom of RAM and consequently run out of stack space
  - If the stack pointer were decremented after push
    - We would be using RAM locations 7, 6, 5, etc. which belong to R7 to R0 of bank 0, the default register bank

Stack and Bank
1 Conflict

- When 8051 is powered up, register bank 1 and the stack are using the same memory space
  - We can reallocate another section of RAM to the stack

# Stack And Bank 1 Conflict (cont')

## Example 2-10

Examining the stack, show the contents of the register and SP after execution of the following instructions. All value are in hex.

```
MOV SP, #5FH ; make RAM location 60H ; first stack location

MOV R2, #25H

MOV R1, #12H

MOV R4, #0F3H

PUSH 2

PUSH 1

PUSH 4
```





- The CPU can access data in various ways, which are called addressing modes
  - > Immediate
  - Register
  - Direct
  - Register indirect
  - > Indexed

Accessing memories

# The source operand is a constant

- The immediate data must be preceded by the pound sign, "#"
- Can load information into any registers, including 16-bit DPTR register
  - DPTR can also be accessed as two 8-bit registers, the high byte DPH and low byte DPL

```
MOV A, #25H ;load 25H into A
MOV R4, #62 ;load 62 into R4
MOV B, #40H ;load 40H into B
MOV DPTR, #4521H ;DPTR=4512H
MOV DPL, #21H ;This is the same
MOV DPH, #45H ;as above

;illegal!! Value > 65535 (FFFFH)
MOV DPTR, #68975
```

 We can use EQU directive to access immediate data

```
Count EQU 30
... ...
MOV R4, #COUNT ;R4=1EH
MOV DPTR, #MYDATA ;DPTR=200H

ORG 200H
MYDATA: DB "America"
```

 We can also use immediate addressing mode to send data to 8051 ports

MOV P1, #55H

 Use registers to hold the data to be manipulated

```
MOV A,RO ;copy contents of RO into A
MOV R2,A ;copy contents of A into R2
ADD A,R5 ;add contents of R5 to A
ADD A,R7 ;add contents of R7 to A
MOV R6,A ;save accumulator in R6
```

- The source and destination registers must match in size
  - ▶ MOV DPTR, A will give an error

```
MOV DPTR,#25F5H MOV R7,DPL
MOV R6,DPH
```

- The movement of data between Rn registers is not allowed
  - MOV R4, R7 is invalid

- It is most often used the direct addressing mode to access RAM locations 30 – 7FH
  - The entire 128 bytes of RAM can be accessed

    Direct addressing mode
  - The register bank locations are accessed by the register names

```
MOV A,4 ;is same as
MOV A,R4 ;which means copy R4 into A
```

- Contrast this with immediate
   addressing mode
   Register addressing mode
  - ➤ There is no "#" sign in the operand

```
MOV R0,40H ; save content of 40H in R0 MOV 56H,A ; save content of A in 56H
```

 The SFR (Special Function Register) can be accessed by their names or by their addresses

```
MOV 0E0H, #55H ; is the same as
MOV A, #55h ; load 55H into A

MOV 0F0H, R0 ; is the same as
MOV B, R0 ; copy R0 into B
```

- The SFR registers have addresses between 80H and FFH
  - Not all the address space of 80 to FF is used by SFR
  - The unused locations 80H to FFH are reserved and must not be used by the 8051 programmer

SFR Registers and Their Addresses (cont')

## **Special Function Register (SFR) Addresses**

| Symbol | Name                       | Address |
|--------|----------------------------|---------|
| ACC*   | Accumulator                | 0E0H    |
| B*     | B register                 | 0F0H    |
| PSW*   | Program status word        | 0D0H    |
| SP     | Stack pointer              | 81H     |
| DPTR   | Data pointer 2 bytes       |         |
| DPL    | Low byte                   | 82H     |
| DPH    | High byte                  | 83H     |
| P0*    | Port 0                     | 80H     |
| P1*    | Port 1                     | 90H     |
| P2*    | Port 2                     | 0A0H    |
| P3*    | Port 3                     | 0B0H    |
| IP*    | Interrupt priority control | 0B8H    |
| IE*    | Interrupt enable control   | 0A8H    |
|        |                            |         |



SFR Registers and Their Addresses (cont')

## **Special Function Register (SFR) Addresses**

| Symbol | Name                             | Address |
|--------|----------------------------------|---------|
| TMOD   | Timer/counter mode control       | 89H     |
| TCON*  | Timer/counter control            | 88H     |
| T2CON* | Timer/counter 2 control          | 0C8H    |
| T2MOD  | Timer/counter mode control       | ОС9Н    |
| TH0    | Timer/counter 0 high byte        | 8CH     |
| TL0    | Timer/counter 0 low byte         | 8AH     |
| TH1    | Timer/counter 1 high byte        | 8DH     |
| TL1    | Timer/counter 1 low byte         | 8BH     |
| TH2    | Timer/counter 2 high byte        | 0CDH    |
| TL2    | Timer/counter 2 low byte         | 0CCH    |
| RCAP2H | T/C 2 capture register high byte | 0CBH    |
| RCAP2L | T/C 2 capture register low byte  | 0CAH    |
| SCON*  | Serial control                   | 98H     |
| SBUF   | Serial data buffer               | 99H     |
| PCON   | Power ontrol                     | 87H     |

<sup>\*</sup> Bit addressable



SFR Registers and Their Addresses (cont')

## Example 5-1

Write code to send 55H to ports P1 and P2, using

(a) their names (b) their addresses

### **Solution:**

```
(a) MOV A, #55H ; A=55H

MOV P1, A MOV ; P1=55H

P2, A ; P2=55H
```

(b) From Table 5-1, P1 address=80H; P2 address=A0H

```
MOV A, #55H ; A=55H

MOV 80H, A ; P1=55H

MOV 0A0H, A ; P2=55H
```



- Only direct addressing mode is allowed for pushing or popping the stack
  - > PUSH A is invalid
  - ▶ Pushing the accumulator onto the stack must be coded as PUSH 0E0H

Show the code to push R5 and A onto the stack and then pop them back them into R2 and B, where B = A and R2 = R5

```
PUSH 05
    ;push R5 onto stack
PUSH 0E0H
    ;push register A onto stack
POP 0F0H
    ;pop top of stack into B
    ;now register B = register A
POP 02
    ;pop top of stack into R2
;now R2=R6
```

- A register is used as a pointer to the data
  - Only register R0 and R1 are used for this purpose
  - ▶ R2 R7 cannot be used to hold the address of an operand located in RAM
- When R0 and R1 hold the addresses of RAM locations, they must be preceded by the "@" sign

```
MOV A, @R0 ; move contents of RAM whose ; address is held by R0 into A
MOV @R1,B ; move contents of B into RAM
; whose address is held by R1
```

Write a program to copy the value 55H into RAM memory locations 40H to 41H using

(a) direct addressing mode, (b) register indirect addressing mode without a loop, and (c) with a loop

```
(a)
   MOV A, #55H ; load A with value 55H
   MOV 40H, A ; copy A to RAM location 40H
   MOV 41H.A
               ; copy A to RAM location 41H
(b)
   MOV A, #55H ; load A with value 55H
   MOV RO, #40H ; load the pointer. R0=40H
   MOV @RO, A ; copy A to RAM RO points to
   INC RO ; increment pointer. Now R0=41h
   MOV @RO,A
               ; copy A to RAM R0 points to
(C)
       MOV A, #55H
                   ;A=55
       MOV RO, #40H ; load pointer.RO=40H,
       MOV R2, \#02; load counter, R2=3
AGAIN: MOV RRO, A ; SARYemantoRBAMORAtpoints to
      DJNZ R2, AGAIN ; loop until counter = zero
```

- The advantage is that it makes accessing data dynamic rather than static as in direct addressing mode
  - Looping is not possible in direct addressing mode

Write a program to clear 16 RAM locations starting at RAM address 60H

```
CLR A ;A=0

MOV R1,#60H ;load pointer. R1=60H

MOV R7,#16 ;load counter, R7=16

AGAIN: MOV @R1,A ;clear RAM R1 points to

INC R1 ;increment R1 pointer

DJNZ R7,AGAIN ;loop until counter=zero
```

Register
Indirect
Addressing
Mode
(cont')

## Example 5-5

Write a program to copy a block of 10 bytes of data from 35H to 60H

```
MOV R0,#35H ;source pointer

MOV R1,#60H ;destination pointer

MOV R3,#10 ;counter

BACK: MOV ;get a byte from source

A,@R0 ;copy it to destination

MOV @R1,A ;increment source pointer

INC R0 ;increment destination pointer

DJNZ R3,BACK ;keep doing for ten bytes
```



- R0 and R1 are the only registers that can be used for pointers in register indirect addressing mode
- Since R0 and R1 are 8 bits wide, their use is limited to access any information in the internal RAM
- Whether accessing externally connected RAM or on-chip ROM, we need 16-bit pointer
  - In such case, the DPTR register is used

- Indexed addressing mode is widely used in accessing data elements of look-up table entries located in the program ROM
- □ The instruction used for this purpose is MOVC A, @A+DPTR
  - Use instruction MOVC, "C" means code
  - ➤ The contents of A are added to the 16-bit register DPTR to form the 16-bit address of the needed data

Indexed

DPTR=200H, A=0

TR=200H. A=55H

DPTR=201H, A=55H

DPTR=201H, A=0

DPTR=201H, A=53H

DPTR=202H, A=53H

202 201 200

### Example 5-6

In this program, assume that the word "USA" is burned into ROM locations starting at 200H. And that the program is burned into ROM locations starting at 0. Analyze how the program works and state where "USA" is stored after this program is run.

### **Solution:**

Here:

END

```
ORG
           0000H
                        ; burn into ROM starting at 0
       MOV DPTR, #200H ; DPTR=200H look-up table addr
       CLR
                        ; clear A(A=0)
      MOVC A, @A+DPTR
                       ; get the char from code space
            R0,A_
                        ; save it in R0
       VOM
                        ;DPTR=201 point to next char
           DPTR
       INC
       CLR
                        ; clear A(A=0)
                                            R0=55H
      MOVC A, @A+DPTR
                        ; get the next char
       MOV R1,A_
                        ; save it in R1
                        ;DPTR=202 point to next char
       TNC
           DPTR
       CI<sub>I</sub>R A
                        ; clear A(A=0)
                                            R1=53H
                       ; get the next char
       MOVC A, @A+DPTR
       MOV R2,A
                        ; save it in R2
       SJMP HERE
                        ;stay here
;Data is burned into code space starting at 200H
       ORG 200H
MYDATA: DB "USA"
```

; end of program



# The look-up table allows access to elements of a frequently used table with minimum operations

### Example 5-8 Write a program to get the x value from P1 and send $x^2$ to P2, continuously **Solution:** ORG 0 ;LOAD TABLE ADDRESS MOV DPTR, #300H MOV A, #OFFH ; A=FF MOV P1, A ; CONFIGURE P1 INPUT PORT BACK: MOVA, P1 ; GET X MOV A, @A+DPTR ;GET X SQAURE FROM TABLE MOV P2,A ; ISSUE IT TO P2 SJMP BACK ; KEEP DOING IT ORG 300H XSQR TABLE: $0, 1, 4, 9, \overline{16}, 25, 36, 49, 64, 81$ DB END

- In many applications, the size of program code does not leave any room to share the 64K-byte code space with data
  - The 8051 has another 64K bytes of memory space set aside exclusively for data storage
    - This data memory space is referred to as external memory and it is accessed only by the MOVX instruction
- The 8051 has a total of 128K bytes of memory space
  - > 64K bytes of code and 64K bytes of data
  - The data space cannot be shared between code and data

- In many applications we use RAM locations 30 7FH as scratch pad
  - ➤ We use R0 R7 of bank 0
  - ➤ Leave addresses 8 1FH for stack usage
  - ➤ If we need more registers, we simply use RAM locations 30 7FH

Write a program to toggle P1 a total of 200 times. Use RAM location 32H to hold your counter value instead of registers R0 – R7

```
MOV P1,#55H ;P1=55H

MOV 32H,#200 ;load counter value ;into RAM loc 32H

LOP1: CPL P1 ;toggle P1

ACALL DELAY DJNZ 32H,LOP1 ;repeat 200 times
```